Part Number Hot Search : 
PTMT00A0 RGP10A D013T MCF527X EE08018 ITECH RFIBC40 PR500
Product Description
Full Text Search
 

To Download SI4421-A0-FT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  si4421 pin assignment this document refers to si4421-ic rev a1. see www.silabs.com/integration for any applicable errata. s ee back page for ordering information. si4421 universal ism band fsk transceiver description silicon labs? si4421 is a single ch ip, low power, multi-channel fsk t ransceiver designed for use in applications requiring fcc or etsi conformance for unlicensed use in the 433, 868 and 915 mhz bands. the si4421 transceiver is a part of silicon labs? ezradio tm product line, which produces a flexible, low cost, and highly integrated solution t hat does not require production al ignments. the chip is a complete analog rf and baseband transceiver including a multi-band pll synthesizer with pa, lna, i/q down converter mixers, baseband filters and amplifiers, and an i/q demodulator. all required rf functions are integrated. only an external crystal and bypass filtering are needed for operation. the si4421 features a completely integrated pll for easy rf design, and its rapid settling time allows for fast frequency-hopping, bypassin g multipath fading and interference to achieve robust wireless links. the pll?s high resolution allows the usage of multiple channels in any o f t he bands. the receiver baseband bandwidth (bw) is programmable to accommodate various deviation, da ta rate and crystal tolerance requirements. the transceiver employ s the zero-if approach with i/q demodulation. consequently, no external componen t s (except crystal and decoupling) are needed in most applications. the si4421 dramatically reduces the load on the microcontroller with t he integrated digital da ta processing features: data filtering, clock recovery, data pattern recognition, integrated fifo and tx data register. the automatic frequency control (afc) feature allows the use of a low accuracy (low cost) crystal. to minimize the system cost, the si4421 can provide a clock signal for the microcontrolle r, avoiding the need for two crystals. for low power applications, the si4421 supports low duty cycle operation based on the internal wake-up timer. functional block diagram 1 si4421-ds rev 2.4r 0708 www.silabs.com rf parts data processing units low power parts amp oc amp oc lna mix i q mix data filt clk rec data clk bb amp/filt./limiter dqd comp rssi afc self cal. pll & i/q vco w ith cal. controller xosc lbd wtm with cal. clk div bias 13 rf1 rf2 12 7 6 dclk / cfil / ffit / fsk / data / nffs fifo 8 9 clk xtl / ref 10 15 nint / vdi arssi 2 3 4 5 11 sck nsel sdo nirq 14 1 vss vdd sdi 16 nres pa i/q demod features ? fully integrated (low bom, easy design-in) ? no alignment required in production ? fast-settling, programmable, high-resolution pll synthesizer ? fast frequency-hopping capability ? high bit rate (up to 115.2 kbps in digital mode and 256 kbps in analog mode) ? direct differential antenna input/output ? integrated power amplifier ? programmable tx frequency deviation (15 to 240 khz) ? programmable rx baseband bandwidth (67 to 400 khz) ? analog and digital rssi outputs ? automatic frequency control (afc) ? data quality detection (dqd) ? internal data filtering and clock recovery ? rx synchron pattern recognition ? spi compatible serial control interface ? clock and reset signals for microcontroller ? 16-bit rx data fifo ? two 8-bit tx data registers ? low power duty cycle mode ? standard 10 mhz crystal reference with on-chip tuning ? wake-u p timer ? 2.2 to 3.8 v supply voltage ? low power consumption ? low standby current (0.3 ? a) ? compact 16 pin tssop package ? supports very short packets (down to 3 bytes) ? excellent temperature stability of the rf parameters ? good adjacent channel rejection/blocking typical applications ? home security and alarm ? remote control, keyless entry ? wireless keyboard/mouse and other pc peripherals ? toy controls ? remote keyless entry ? tire pressure monitoring ? telemetry ? personal/patient data logging ? remote automatic meter reading
si4421 2 detailed feature-level description the si4421 fsk transceiver is desi gned to cover the unlicensed frequency bands at 433, 868 and 915 mhz. the device facilitates complian ce with fcc and etsi requirements. the receiver block employs the zero-if approach with i/q demodulation, allowing the use of a minimal number of external components in a typical application. the si4421 incorporates a fully integrated multi-band pll synthesizer, pa with antenna tuning, an lna with switchable gain, i/q down converter mixers, baseband filters and amplifiers, and an i/q demodulator followed by a data filter. pll the programmable pll synthesizer determines the operating frequency, while preserving accuracy based on the on-chip crystal- controlled reference oscillator. the pll?s high resolution allows the usage of multiple channels in any of the bands. rf power amplifier (pa) the power amplifier has an open-collector differential output and can directly drive different pcb antennas with a programmable output power level. an automatic antenna tuning circuit is built in to avoid costly trimming proced ures and the so-called ?hand effect?. lna the lna has approximately 250 ohm input impedance, which functions well with the proposed antennas (see: application notes available from www.silabs.com/integration ) if the rf input of the chip is connected to 50 ohm devices, an external matching circuit is required to provide the correct matching and to minimize the noise figure of the receiver. the lna gain can be selected in four steps (between 0 and -20db relative to the highest gain) according to rf signal strength. it can be useful in an environment with strong interferers. baseband filters the receiver bandwidth is selectable by programming the bandwidth (bw) of the baseband fi lters. this allows setting up the receiver according to the characteristics of the signal to be received. an appropriate bandwidth can be chosen to accommodate various fsk deviation, data rate and crystal tolerance requirements. the filter structure is 7 th order butterworth low- pass with 40 db suppression at 2 bw frequency. offset cancellation is done by using a high-pass filter with a cut-off frequency below 7 khz. full baseband amplifier transfer function bw=67khz data filtering and clock recovery output data filtering can be completed by an external capacitor or by using digital filtering according to the final application. analog operation: the filter is an rc type low-pass filter followed by a schmitt-trigger (st). the resistor (10 kohm) and the st are integrated on the chip. an (external) capacitor can be chosen according to the actual bit rate. in this mode, the receiver can handle up to 256 kbps data rate. the fifo cannot be used in this mode and clock is not provid ed for the demodulated data. digital operation: a digital filter is used with a clock frequency at 29 ti mes the bit rate. in this mode, there is a clock recovery circuit (cr), which can provide synchronized clock to the data. using this clock the received da ta can fill a fifo. the cr has three operation modes: fast, slow, and automatic. in slow mode, its noise immunity is very high, but it has slower settling time and requires more accurate data timing than in fast mode. in automatic mode, the cr automatically changes between fast and slow mode. the cr starts in fast mode, then after locking, it automatically switches to slow mode (only the digital data filter and th e clock recovery use the bit rate clock. for analog operation, there is no need for setting the correct bit rate.)
si4421 3 data validity blocks rssi a digital rssi output is provided to monitor the input signal level. it goes high if the received signal strength exceeds a given preprogrammed level. an analog rssi signal is also available. the rssi settling time depends on the external filter capacitor. pin 15 is used as analog rssi output. the digital rssi can be monitored by reading the status register. typical analog arssi voltage vs. rf input power dqd the operation of the data quality detector is based on counting the spikes on the unfiltered received data. high output signal indicates an operating fsk transmitter within baseband filter bandwidth from the local oscillator. dqd threshold parameter can be set by using the data filter command (page 19 ) . afc by using an integrated automatic frequency control (afc) feature, the receiver can minimize the tx/rx offset in discrete steps, allowing the use of: ? narrower receiver bandwidth (i.e. increased sensitivity) ? higher data rate ? inexpensive crystals crystal oscillator the si4421 has a single-pin crysta l oscillator circuit, which provides a 10 mhz reference signal for the pll. to reduce external parts and simplify design , the crystal load capacitor is internal and programmable. guidelines for selecting the appropriate crystal can be found later in this datasheet. the transceiver can supply a clo ck signal for the microcontroller; so accurate timing is possible without the need for a second crystal. when the microcontroller turns the crystal oscillator off by clearing the appropriate bit using the power management command (page 15 ), the chip provides a fixed number (192) of further clock pulses (?clock tail?) for the microcontroller to let it go to idle or sleep mode. if this clock output is not used, it is suggested to turn the output buffer off by the power management command (page 15 ) . low battery voltage detector the low battery detector circuit monitors the supply voltage and generates an interrupt if it falls below a programmable threshold level. the detector circuit has 50 mv hysteresis. wake-up timer the wake-up timer has very low current consumption (1.5 a typical) and can be programmed from 1 ms to several days with an accuracy of 10%. the wake-up timer calibrates itself to the crystal oscillator at every startup. for proper calibration of the wake-up timer the crystal oscillator must be running before the wake-up timer is enabled. the calibration process takes approximately 0.5ms. for the crystal start up time (tsx), see page 11 . event handling in order to minimize current consumption, the transceiver supports different power saving modes. active mode can be initiated by several wake-up events (negative logical pulse on nint input, wake-up timer timeout, low supply voltage detection, on-chip fifo filled up or receiving a request through the serial interface). if any wake-up event occurs, the wake-up logic generates an interrupt signal, which can be used to wake up the microcontroller, effectively reducing the period the microcontroller has to be active. the source of the interrupt can be read out from the transceiver by the microcontroller through the sdo pin. interface and controller an spi compatible serial interface lets the user select the frequency band, center frequency of the synthesizer, and the bandwidth of the baseband signal path. division ratio for the microcontroller clock, wake-up timer period, and low supply voltage detector threshold are al so programmable. any of these auxiliary functions can be disabled when not needed. all parameters are set to default after power-on; the programmed values are retained during sleep mode. the interface supports the read-out of a status register , providing detailed information about the status of the transceiver and the received data. the transmitter block is equipped with two 8-bit wide tx data registers. it is possible to write 8 bits into the register in burst mode and the internal bit rate generator transmits the bits out with the predefined rate. for further details, see the tx register buffered data transmission section (page 28 ). it is also possible to store the received data bits into a fifo register and read them out in a buffered mode.
si4421 package pin definitions pin type key: d=digital, a=analog, s=su pply, i=input, o=output, io=input/output pin name type function 1 sdi di data input of the serial control interface 2 sck di clock input of the serial control interface 3 nsel di chip select input of the serial control interface (active low) 4 sdo do serial data output with bus hold 5 nirq do interrupt request output (active low) fsk di transmit fsk data input (internal pull up resistor 133 k) data do received data output (fifo not used) 6 nffs di fifo select input (active low). in fifo mode, when bit ef is set in configuration setting command , page 15 (internal pull up resistor 133 k) dlck do received data clock output (digital filter used, fifo not used) cfil aio external data filter capac itor connection (analog filter used) 7 ffit do fifo interrupt (active high). in fifo mode, when bit ef is set in configuration setting command 8 clk do microcontroller clock output xtl aio crystal connection (the other terminal of crystal to vss) or external reference input 9 ref aio external reference input. us e 33 pf series coupling capacitor 10 nres dio open drain reset output with internal pull-up and input buffer (active low) 11 vss s ground reference voltage 12 rf2 aio rf differential signal input/output 13 rf1 aio rf differential signal input/output 14 vdd s positive supply voltage 15 arssi ao analog rssi output nint di interrupt input (active low) 16 vdi do valid data indicator output note: the actual mode of the multipurpose pins (pin 6 and 7) is dete rmined by the tx/rx data i/ o settings of the transceiver. 4
si4421 5 internal pin connections pin name internal connection 1 sdi 2 sck 3 nsel pad 1.5k vss vdd 4 sdo 5 nirq fsk data 6 nffs dlck cfil 7 ffit 8 clk pad 10 vss vdd xtl 9 ref pin name internal connection 10 nres 11 vss 12 rf2 13 rf1 14 vdd 15 arssi nint 16 vdi
si4421 pin6 logic diagram (fsk / data / nffs) pin10 logic diagram (nres i/o) * note: these pins can be left floating. 6
si4421 7 typical application typical application with fifo usage c3 c2 10n x1 10mhz c1 2.2u si4421 1 3 4 2 5 7 6 8 9 10 11 12 13 14 15 16 vdd sck sdo nirq p4 p3 p1 p2 sdi clkin nsel nffs ffit nres pcb antenna p5 p6 p7 nresin c4 2.2n p0 clk (optional)* tp (optional) (optional)* (optional) (opt.) (optional) vdi note: * connections needed only in time critical applications recommended supply decoupling capacitor values c2 and c3 should be 0603 size ceramic capa citors to achieve the best supply decoupling. band [mhz] c1 c2 c3 433 2.2f 10nf 220pf 868 2.2f 10nf 47pf 915 2.2f 10nf 33pf property c1 c2 c3 smd size a 0603 0603 dielectric tantalum ceramic ceramic pin function vs. operation mode mode bit setting function pin 6 pin 7 el = 0 internal tx data regi ster disabled tx data input transmit el = 1 internal tx data register enabled nffs input (tx data register can be accessed) not used ef = 0 receiver fifo disabled rx data output rx data clock output receive ef = 1 receiver fifo disabled nffs input (rx data fifo can be accessed) ffit output the el and ef bits can be found in the configuration setting command on page 15 . bit el enables the internal tx data register. bit ef enables the fifo mode.
si4421 general device specifications all voltages are referenced to v ss , the potential on the ground reference pin vss. absolute maximum ratings (non-operating) symbol parameter min max units v dd positive supply voltage -0.5 6 v v in voltage on any pin (except rf1 and rf2) -0.5 v dd +0.5 v v oc voltage on open collector outputs (rf1, rf2) -0.5 v dd +1.5 (note 1) v i in input current into any pin except vdd and vss -25 25 ma esd electrostatic discharge with human body model 1000 v t st storage temperature -55 125 o c t ld lead temperature (soldering, max 10 s) 260 o c recommended operating range symbol parameter min max units v dd positive supply voltage 2.2 3.8 v v oc voltage range on open collector outputs (rf1, rf2) v dd -1.5 (note 2) v dd +1.5 v t op ambient operating temperature -40 85 o c note 1: the voltage on rf1 and rf2 pins can be higher than the actual v dd but cannot exceed 7 v. note 2: the actual voltage on rf1 and rf2 pins can be lower than the current v dd but never should go below 1.2 v. 8
si4421 electrical specification test conditions: t op = 27 o c; v dd = v oc = 3.3 v dc characteristics symbol parameter conditions/notes min typ max units 433 mhz band 15 868 mhz band 16 i dd_tx_0 supply current (tx mode, p out = 0 dbm) 915 mhz band 17 ma 433 mhz band 22 26 868 mhz band 23 27 i dd_tx_pmax supply current (tx mode, p out = p max ) 915 mhz band 24 28 ma 433 mhz band 11 13 868 mhz band 12 14 i dd_rx supply current (rx mode) 915 mhz band 13 15 ma i pd standby current (sleep mode) all blocks disabled 0.3 1 a i lb low battery voltage detector current consumption 0.5 1.7 a i wt wake-up timer current consumption 1.5 3.5 a i x idle current crystal oscillator on (note 1) 0.6 1.2 ma v lb low battery detect threshold programmable in 0.1 v steps 2.25 3.75 v v lba low battery detection accuracy 3 % v il digital input low level voltage 0.3v dd v v ih digital input high level voltage 0.7v dd v i il digital input current v il = 0 v -1 1 a i ih digital input current v ih = v dd , v dd = 3.8 v -1 1 a v ol digital output low level i ol = 2 ma 0.4 v v oh digital output high level i oh = -2 ma v dd -0.4 v notes are on page 12 . 9
si4421 ac characteristics (pll parameters) symbol parameter conditions/notes min typ max units f ref pll reference frequency (note 2) 9 10 11 mhz 433 mhz band, 2.5 khz resolution 430.24 439.75 868 mhz band, 5.0 khz resolution 860.48 879.51 f o receiver lo/transmitter carrier frequency 915 mhz band, 7.5 khz resolution 900.72 929.27 mhz t lock pll lock time frequency error < 1khz after 10 mhz step 30 s t stp pll startup time (note 10) with a running crystal oscillator 200 300 s ac characteristics (receiver) symbol parameter conditions/notes min typ max units mode 0 67 mode 1 134 mode 2 200 mode 3 270 mode 4 340 bw receiver bandwidth mode 5 400 khz br rx fsk bit rate (note 10) with internal digital filters 0.6 115.2 kbps bra rx fsk bit rate (note 10) with analog filter 256 kbps p min receiver sensitivity ber 10 -3 , bw=67 khz, br=1.2 kbps, 868 mhz band (note 3) -110 dbm afc range afc locking range f fsk : fsk deviation in the received signal 0.8 f fsk iip3 inh input ip3 in band interferers in high bands (868 mhz, 915 mhz) -21 dbm iip3 outh input ip3 out of band interferers l f-f o l > 4 mhz -18 dbm iip3 inl iip3 (lna ?6 db gain) in band interferers in low band (433 mhz) -15 dbm iip3 outl iip3 (lna ?6 db gain) out of band interferers l f-f o l > 4 mhz -12 dbm p max maximum input power lna: high gain 0 dbm cin rf input capacitance 1 pf rs a rssi accuracy 6 db rs r rssi range 46 db rs ps rssi power supply dependency when input signal level lower than -54 dbm and greater than -100 dbm +35 mv/v c arssi filter capacitor for arssi 1 nf rs step rssi programmable level steps 6 db rs resp drssi response time until the rssi signal goes high after the input signal exceeds the preprogrammed limit c arrsi = 4.7 nf 500 s p sp_rx receiver spurious emission -60 dbm notes are on page 12 . 10
si4421 ac characteristics (transmitter) symbol parameter conditions/notes min typ max units i out open collector output dc current programmable 0.5 6 ma in 433 mhz band 7 p max_50 max. output power delivered to 50 ohm load over a suitable matching network (note 4) in 868 mhz / 915 mhz bands 5 dbm in 433 mhz band with monopole antenna with matching network (note 4) 7 p max_ant max. eirp with suitable selected pcb antenna (note 6) in 868 mhz / 915 mhz bands (note 5) 7 dbm p out typical output power selectable in 2.5 db steps (note 7) p max -17.5 p max dbm at max power 50 ohm load (note 4) -55 p sp spurious emission l f-f sp l > 1 mhz with pcb antenna (note 5) -60 dbc at max power 50 ohm load (note 4) -35 p harm harmonic suppression with pcb antenna (note 5) -42 dbc in 433 mhz band 2 2.6 3.2 c o output capacitance (set by the automatic antenna tuning circuit) in 868 mhz / 915 mhz bands 2.1 2.7 3.3 pf in 433 mhz band 13 15 17 q o quality factor of the output capacitance in 868 mhz / 915 mhz bands 8 10 12 100 khz from carrier, in 868 mhz band -80 l out output phase noise 1 mhz from carrier, in 868 mhz band -103 dbc/hz br tx fsk bit rate via internal tx data register 172 kbps bra tx fsk bit rate tx data connected to the fsk input 256 kbps df fsk fsk frequency deviation programmable in 15 khz steps 15 240 khz ac characteristics (turn-on/turnaround timings) symbol parameter conditions/notes min typ max units t sx crystal oscillator startup time default capacitance bank setting, crystal esr < 50 ohm (note 9). crystal load capacitance = 16 pf. 2 7 ms t tx_xtal_on transmitter turn-on time synthesizer off, crystal oscillator on with 10 mhz step 250 s t rx_xtal_on receiver turn-on time synthesizer off, crystal oscillator on with 10 mhz step 250 s t tx_rx_synt_on transmitter ? receiver turnover time synthesizer and crystal oscillator on during tx/rx change with 10 mhz step 150 s t rx_tx_synt_on receiver ? transmitter turnover time synthesizer and crystal oscillator on during rx/tx change with 10 mhz step 150 s ac characteristics (others) symbol parameter conditions/notes min typ max units c xl crystal load capacitance, see crystal selection guide programmable in 0.5 pf steps, tolerance 10% 8.5 16 pf t por internal por timeout after v dd has reached 90% of final value (note 8) 100 ms t pbt wake-up timer clock accuracy crystal oscillator must be enabled to ensure proper calibration at the start up. (note 9) 10 % c ind digital input capacitance 2 pf t r , t f digital output rise/fall time 15 pf pure capacitive load 10 ns notes are on page 12 . 11
si4421 note 1: measured with disabled clock output buffer note 2: not using a 10 mhz crystal is allowed but not recommended because all crystal referred timing and frequency parameters will change accordingly note 3: see the ber diagrams in the measurement results section (page 37 ) for detailed information note 4: see reference design with 50 ohm matching network (page 39 ) for details note 5: see reference design with reso nant pcb antenna (bifa) on page 41 for details note 6 : optimal antenna admittance/impedance: si4421 y antenna [ms] z antenna [ohm] l antenna [nh] 433 mhz 2 ? j5.9 52 + j152 62 868 mhz 1.2 - j11.9 7.8 + j83 15.4 915 mhz 1.49 - j12.8 9 + j77 13.6 note 7: adjustable in 8 steps note 8: during the power-on reset period, commands are not a ccepted by the chip. in case of software reset (see wake-up timer command , page 25 ) the reset timeout is 0.25ms typical. note 9: the crystal oscillator start up time strongly depends on th e cap acitance seen by the osci llator. low capacitance and low esr crystal is recommended with low parasitic pcb layout design. note 10: by design 12
si4421 control interface commands to the transmitter are sent serially. data bits on pin sd i are shifted into the device upon the rising edge of the clo ck on pin sck whenever the chip select pin nsel is low. when the nsel signal is high, it initializes the serial interface. all comman ds consist of a command code, followed by a varying number of parame ter or data bits. all data are sent msb first (e.g. bit 15 for a 16- bit command). bits having no influence (don?t care) are indicated with x. special care must be taken when the microcontroller?s built- in hardware serial port is used. if the port cannot be switched to 16-bit mode then a separate i/o line should be used to contr ol the nsel pin to ensure the low level during the whole duration of the command or a software serial control interface should be implemented. the power-on reset (por) circuit sets default values in all control and command registers. the receiver will generate an interrupt request (it) for the mi crocontroller - by pulling the nirq pin low - on the following e vents: ? the tx register is ready to receive the next byte (rgit) ? the rx fifo has received the preprogrammed amount of bits (ffit) ? power-on reset (por) ? rx fifo overflow (ffov) / tx register underrun (rgur) ? wake-up timer timeout (wkup) ? negative pulse on the interrupt input pin nint (ext) ? supply voltage below the preprogrammed value is detected (lbd) ffit and ffov are applicable when the rx fifo is enabled. rgit and rgur are applicable only when the tx register is enabled. to identify the source of the it, the status bits should be read out. timing specification symbol parameter minimum value [ns] t ch clock high time 25 t cl clock low time 25 t ss select setup time (nsel falling edge to sck rising edge) 10 t sh select hold time (sck falling edge to nsel rising edge) 10 t shi select high time 25 t ds data setup time (sdi transition to sck rising edge) 5 t dh data hold time (sck rising edge to sdi transition) 5 t od data delay time 10 timing diagram sck sdi sdo nsel t ds t dh t ch t cl bit15 bit14 bit13 t ss bit8 bit7 t od offs (0) fifo out bit1 bit0 t sh t shi ffit ffov at s crl 13
si4421 control commands control command related parameters/functions related control bits 1 configuration setting command frequency band, crystal oscillator load capacitance, rx fifo and tx register enable el , ef, b1 to b0, x3 to x0 2 power management command receiver/transmitter mode change, synthesizer, crystal oscillator, pa, wake-up timer, clock output enable er , ebb , et, es , ex , eb, ew, dc 3 frequency setting command frequency of the local oscillator/carrier signal f11 to f0 4 data rate command bit rate cs, r6 to r0 5 receiver control command function of pin 16, valid data indicator, baseband bandwidth, lna gain, digital rssi threshold p16 , d1 to d0, i2 to i0 , g1 to g0, r2 to r0 6 data filter command data filter type, clock recovery parameters al , ml , s , f2 to f0 7 fifo and reset mode command data fifo it level, fifo start control, fifo enable and fifo fill enable, por sensitivity f3 to f0, sp , ff, al , dr 8 synchron pattern command synchron pattern b7 to b0 9 receiver fifo read command rx fifo read 10 afc command afc parameters a1 to a0, rl1 to rl0 , st , fi , oe, en 11 tx configuration control command modulation parameters, output power mp , m3 to m0 , p2 to p0 12 pll setting command clk out buffer speed, dithering, pll bandwidth ob1 to ob0 , ddit , dly , bw0 13 transmitter register write command tx data register write t7 to t0 14 wake-up timer command wake-up time period r4 to r0 , m7 to m0 15 low duty-cycle command enable and set low duty-cycle mode d6 to d0, en 16 low battery detector and microcontroller clock divider command lbd voltage and microcontroller clock division ratio d2 to d0, v3 to v0 17 status read command status bit readout in general, setting the given bit to one will activate the rela ted function. in the following tables, the por column shows the default values of the command registers after power-on. control register default values control register power-on reset value 1 configuration setting command 8008h 2 power management command 8208h 3 frequency setting command a680h 4 data rate command c623h 5 receiver control command 9080h 6 data filter command c22ch 7 fifo and reset mode command ca80h 8 synchron pattern command ced4h 9 receiver fifo read command b000h 10 afc command c4f7h 11 tx configuration control command 9800h 12 pll setting command cc77h 13 transmitter register write command b8aah 14 wake-up timer command e196h 15 low duty-cycle command c80eh 16 low battery detector and microcontroller clock divider command c000h 17 status read command 0000h 14
si4421 15 description of the control commands 1. configuration setting command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 0 0 0 0 0 0 0 el ef b1 b0 x3 x2 x1 x0 8008h bit el enables the internal data register. bit ef enables the fifo mode. if ef = 0 then data (pin 6) and dclk (pin 7) are used for data and data clock output. b1 b0 fre q y ba uenc nd 0 0 reserved 0 1 3 43 1 0 8 86 1 1 5 91 x3 x2 x1 x0 cr ys tal load capacitance [pf] 0 8.5 0 0 0 0 9.0 0 0 1 0 9.5 0 1 0 0 10.0 0 1 1 ? 1 15.5 1 1 0 1 16.0 1 1 1 2. power management command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 0 0 0 0 0 1 0 er ebb et es ex eb ew dc 8208h bit function of the control bit related blocks er enables the whole receiver chain rf front end, baseband, synthesizer, crystal oscillator ebb the receiver baseband circuit can be separately switched on baseband et switches on the pll, the power amplifier, and starts the transmission (if tx register is enabled) power amplifier, synthesizer, crystal oscillator es turns on the synthesizer synthesizer ex turns on the crystal oscillator crystal oscillator eb enables the low battery detector low battery detector ew enables the wake-up timer wake-up timer dc disables the clock output (pin 8) clock output buffer the ebb , es , and ex bits are provided to optimize the tx to rx or rx to tx turnaround time. the rf frontend consist of the lna (low no ise amplifier) and the mixer. the synthesi zer block has two main components: the vco and the pll. the baseband section contains the baseband am plifier, low pass filter, limiter and the i/q demodulator. to decrease tx/rx turnaround time, it is possible to leave the baseband section powere d on. switching to rx mode means disablin g the pa and enabling the rf frontend. since the baseband block is already on, the internal startup calibration will not be perfo rmed, the turnaround time will be shorter. the synthesizer also has an internal startup calibration procedur e. if quick rx/tx switching needed it may worth to leave this block on. enabling the transmitter using the et bit will turn on the pa, the synthesizer is al ready up and running. the power amplifier almost immediately produces tx signal at the output. the crystal oscillator provides re ference signal to the rf synthesizer, the base band circuits and the digital signal processor part. when the receiver or the transmitter part frequently used, it is advised to leave th e oscillator running because the crystal mi ght need a few milliseconds to start. this time ma inly depends on the crystal parameters. it is important to note that leaving blocks unnecessary turned on can increase the current consumption thus decreasing the batt ery life.
si4421 logic connections between power control bits: edge detector et er es ebb ex enable crystal oscillator enable baseband circuits enable rf front end enable rf synthesizer start tx clear tx latch enable power amplifier vco and pll crystal oscillator digital signal processing tx latch enable baseband circuits enable rf front end enable power amplifier enable rf synthesizer start tx clear tx latch enable crystal oscillator clock and data out i/q demod note: ? if both et and er bits are set the chip goes to receive mode. ? fsk / nffs input are equipped with internal pull-up resistor. to achieve minimum current consumption do not pull this input to logic low in sleep mode. ? to enable the rf synthesizer, the crystal oscillator must be turned on ? to turn on the baseband circuits, the rf synthesizer (a nd this way the crystal oscillator) must be enabled. ? setting the er bit automatically turns on the crysta l oscillator, the synthesizer, the baseband circuits and the rf fronted. ? setting the et bit automatically turns on the crystal oscillator, the synthesizer and the rf power amplifier. clock tail feature: when the clock output (pin 8) used to provide clock signal for the microcontroller ( dc bit is set to 0), it is possible to use the clock tail feature. this means that the crystal oscillator turn off is delayed, af ter issuing the command (clearing the ex bit) 192 more clock pulses are provided. this ensures that the microcon troller can switch itself to low power consumption mode. in o rder to use this feature, a status read command (page 27 ) must be issued before the ex bit set to zero. if status read was not performed then the clock output shuts down immediately leaving the microcontroller in unknown state. automatic crystal oscillator enab le/disable feature: when an in terrupt occurs, the crystal oscillator automatically turns on ? regardless to the setting of the ex bit ? to supply clock signal to the microcontrolle r. after clearing all interrupts by handling them properly (see the interrupt handling section, page 28 ) and performing status read command , the crystal oscillator is automatically turned off. the clock tail feature provides enough clock pulses for the microcontroller to go to low power mode. due to this au tomatic feature, it is not possible to turn off the crystal by clearing the ex bit if any interrupt is active. for example, after power on the por interrupt must be cleared by a status read then writing zero to the ex bit will put the part into sleep mode. very important to clear all interrupts before turning the ex bit off because the extra current required by runn ing crystal oscillator can shorten the battery life significantly. disabling the clock output (bit dc =1) turns off both the clock tail and the automatic cr ystal oscillator enable/disable feature, only the ex bit controls the crystal oscill ator (supposing that both the er and et bits are cleared), the interrupts have no effect on it. 16
si4421 3. frequency setting command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 0 1 0 f11 f10 f9 f8 f7 f6 f5 f4 f3 f2 f1 f0 a680h the 12-bit parameter f (bits f11 to f0) should be in the range of 96 and 3903. when f value sent is out of range, the previous value is kept. the synthesizer center frequency f 0 can be calculated as: f 0 = 10 c1 (c2 + f/4000) [mhz] the constants c1 and c2 are determined by the selected band as: band [ mhz ] c1 c2 433 1 43 868 2 43 915 3 30 band minimum fre q uenc y maximum fre q uenc y pll fre q uenc y ste p 433 mhz 430.2400 mhz 439.7575 mhz 2.5 khz 868 mhz 860.4800 mhz 879.5150 mhz 5.0 khz 915 mhz 900.7200 mhz 929.2725 mhz 7.5 khz 4. data rate command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 0 1 1 0 cs r6 r5 r4 r3 r2 r1 r0 c623h the actual bit rate in transmit mode and the expected bit rate of the received data stream in receive mode is determined by the 7-bit parameter r (bits r6 to r0 ) and bit cs. br = 10000 / 29 / (r+1) / (1+ cs 7) [kbps] in the receiver set r according to the next function: r= (10000 / 29 / (1+ cs 7) / br) ? 1, where br is the expected bit rate in kbps. apart from setting custom values, the stan dard bit rates from 600 bps to 115.2 kbps can be approximated with small error. data rate accura cy requirements: clock recovery in slow mode: ? br/br < 1/(29 n bit ) clock recovery in fast mode: ? br/br < 3/(29 n bit ) br is the bit rate set in the receiver and ? br is the bit rate difference betwee n the transmitter and the receiver. n bit is the maximum number of consecutive ones or zeros in the data stream. it is recommended for long data packets to include enough 1/0 and 0/1 transitions, and to be careful to use the same divi sion ratio in the receiver and in the transmitter. 5. receiver control command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 0 0 1 0 p16 d1 d0 i2 i1 i0 g1 g0 r2 r1 r0 9080h bit 10 (p16) : pin 16 function select p16 function of pin 16 0 interrupt input 1 vdi output 17
si4421 bits 9-8 (d1 to d0) : vdi (valid data indicator) signal response time setting: d1 d0 response 0 0 fast 0 1 medium 1 0 slow 1 1 always on vdi logic diagram: d0 r/s ff logic high d1 cr_lock drssi dqd in0 in1 in2 in3 sel1 sel0 y q dqd cr_lock dqd drssi set clr vdi mux fast medium slow er * clr note: * for details see the power management command slow mode: the vdi signal will go high only if the drssi, dqd and the cr_lock (clock recovery locked) signals present at the sa me time. it stays high until any of the abovem entioned signals present; it will go low when all the three input signals are low. medium mode: the vdi signal will be active when the cr_lock sign al and either the drssi or the dqd signal is high. the valid da ta indicator will go low when either the cr_lock gets inac tive or both of the drssi or dqd signals go low. fast mode: the vdi signal follows the level of the dqd signal. always mode: vdi is connected to logic high permanently. it stays always high independently of the receiving parameters. bits 7-5 (i2 to i0) : receiver baseband bandwidth (bw) select: i2 i1 i0 bw [khz] 0 0 0 reserved 0 0 1 400 0 1 0 340 0 1 1 270 1 0 0 200 1 0 1 134 1 1 0 67 1 1 1 reserved note: for the optimal bandwidth settings at di fferent data rates see t he table on page 37 . 18
si4421 bits 4-3 (g1 to g0) : lna gain select: g1 g0 gain relative to maximum [db] 0 0 0 0 1 -6 1 0 -14 1 1 -20 bits 2-0 (r2 to r0) : rssi detector threshold: r2 r1 r0 rssi setth 0 0 0 -103 0 0 1 -97 0 1 0 -91 0 1 1 -85 1 0 0 -79 1 0 1 -73 1 1 0 reserved 1 1 1 reserved the rssi threshold depends on the lna gain, the real rssi threshold can be calculated: rssi th =rssi setth +g lna 6. data filter command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 0 0 1 0 al ml 1 s 1 f2 f1 f0 c22ch bit 7 ( al ): clock recovery (cr) auto lock control 1: auto mode: the cr starts in fast mode, after locking it switches to slow mode. bit 6 ( ml ) has no effect. 0: manual mode, the clock recovery mode is set by bit 6 ( ml ) bit 6 ( ml ): clock recovery lock control 1: fast mode, fast attack and fast release (4 to 8-bit preamble (1010...) is recommended) 0: slow mode, slow attack and slow release (12 to 16-bit preamble is recommended) using the slow mode requires more accurate bit timing (see data rate command , page 17 ). bit 4 ( s ): select the type of the data filter: s filter type 0 digital filter 1 analog rc filter digital: this is a digital realization of an analog rc filter followed by a comparator with hysteresis. the time constant is automatically adjusted to the bit rate defined by the data rate command (page 17 ). note: bit rate cannot exceed 115 kpbs in this mode. analog rc filter: the demodulator output is fed to pin 7 over a 10 kohm resistor. the filter cut-off frequency is set by the external capacitor connected to this pin and vss. the table shows the optimal filter capacitor values for different data rates data rate [kbps] 1.2 2.4 4.8 9.6 19.2 38.4 57.6 115.2 256 filter capacitor value 12 nf 8.2 nf 6.8 nf 3.3 nf 1.5 nf 680 pf 270 pf 150 pf 100 pf note: if analog rc filter is selected the internal clock recovery circuit and the fifo cannot be used. 19
si4421 bits 2-0 ( f2 to f0 ): dqd threshold parameter. the data quality detector is a digital pr ocessing part of the radio, connected to the demodulator - it is an indicator reporting the reception of an fsk modulated rf signal. it will work every time the receiver is on. setting this parameter defines how clean incoming data stream woul d be stated as good data (valid fsk signal). if the internally calculated data quality value exceeds the dqd threshold parameter for five consecutive data bits for both the high and low periods, then the dqd signal goes high. the dqd parameter in the data filter command shou ld be chosen according to the following rules: ? the dqd parameter can be calculated with the following formula: dqd par = 4 x (deviation ? tx-rx offset ) / bit rate ? it should be larger than 4 because otherwise noise might be treated as a valid fsk signal ? the maximum value is 7. 7. fifo and reset mode command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 1 0 1 0 f3 f2 f1 f0 sp al ff dr ca80h bits 7-4 ( f3 to f0 ): fifo it level. the fifo generates it when the number of received data bits reaches this level. bit 3 ( sp ): select the length of the synchron pattern: sp byte1 byte0 (por) synchron pattern (byte1+byte0) 0 2dh d4h 2dd4h 1 not used d4h d4h note: the synchron pattern consists of one or t wo bytes depending on the sp bit. byte1 is fixed 2dh, byte0 can be programmed by the synchron pattern command (page 21 ). bit 2 ( al): set the input of the fifo fill start condition: al fifo fill start condition 0 synchron pattern 1 always fill 20
si4421 bit 1 ( ff ): fifo fill will be enabled after synchron pattern reception. the fifo fill stops when this bit is cleared. bit 0 ( dr ): disables the highly sensitive reset mode. dr reset mode reset triggered when 0 sensitive reset v dd below 1.6v, v dd glitch greater than 600mv 1 non-sensitive reset v dd below 250mv note: to restart the synchron pattern recognition, bit 1 ( ef, fi fo fill enable) should be cleared and set. 8. synchron pattern command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 1 1 1 0 b7 b6 b5 b4 b3 b2 b1 b0 ced4h the byte0 of the synchron pattern (see fifo and reset mode command , page 20 ) can be reprogrammed by b < b7 : b0 >. 9. receiver fifo read command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 b000h with this command, the controller can read 8 bits from the receiver fifo. bit 6 (ef) must be set in configuration setting command (page 15 ). note: during fifo access f sck cannot be higher than f ref /4, where f ref is the crystal oscillator frequency. when the duty-cycle of the clock signal is not 50 % the shorter period of the clock pulse width should be at least 2/f ref . 10. afc command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 0 1 0 0 a1 a0 rl1 rl0 st fi oe en c4f7h bit 7-6 ( a1 to a0 ): automatic operation mode selector: a1 a0 operation mode 0 0 auto mode off (strobe is controlled by microcontroller) 0 1 runs only once after each power-up 1 0 keep the f offset only during receiving (vdi=high) 1 1 keep the f offset value independently from the state of the vdi signal 21
si4421 bit 5-4 ( rl1 to rl0 ): range limit. limits the value of the freq uency offset register to the next values: rl1 rl0 max deviation 0 0 no restriction 0 1 +15 f res to -16 f res 1 0 +7 f res to -8 f res 1 1 +3 f res to -4 f res f res : 433 mhz bands: 2.5 khz 868 mhz band: 5 khz 915 mhz band: 7.5 khz bit 3 ( st ): strobe edge, when st goes to high, the actual latest calculated freque ncy error is stored into the offset register of the afc block. bit 2 ( fi ): switches the circuit to high accuracy (fine) mode. in th is case, the processing time is about twice as long, but the measurement uncertainty is about half. bit 1 ( oe ): enables the frequency offset register. it allows the additi on of the offset register to the frequency control word of the pll. bit 0 ( en ): enables the calculation of the o ffset frequency by the afc circuit. in manual mode, the strobe signal is provided by the microcontr oller. one measurement cycle (a nd strobe) signal can compensate about 50-60% of the actual frequency offset. two measurement cycles can compensa te 80%, and three measurement cycles can compensate 92%. the atgl bit in the status register can be used to determine when the actual measurement cycle is finished. in automatic operation mode (no strobe signal is needed from th e microcontroller to update the output offset register) the afc circuit is automatically enabled when the vdi indicates potential incomi ng signal during the whole me asurement cycle and the circuit measures the same result in two subsequent cycles. without afc the transmitter and the receiver needs to be tuned pr ecisely to the same frequency. rx/tx frequency offset can lowe r the range. the units must be adjusted carefully during production , stable, expensive crystal must be used to avoid drift or the output power needs to be increased to compensate yield loss. the afc block will calculate the tx-rx offset. this value will be used to pull the rx synthesizer close to the frequency of the transmitter. the main benefits of the automatic frequency contro l: cheap crystal can be used, th e temperature or aging drift wi ll not cause range loss and no production alignment needed. 22
si4421 23 there are four operation modes: 1. ( a1 =0, a0 =0) automatic operation of the afc is off. strobe bit can be controlled by the microcontroller. 2. ( a1 =0, a0 =1) the circu it measures the frequency offset only once af ter power up. this way, extended tx-rx distance can be achieved. in the final application, when the user inserts the battery, the circuit measures and compensates for the frequency o ffset caused by the crystal tolerances. this meth od allows for the use of cheaper quartz in the application and provides protection a gainst tracking an interferer. 3. ( a1 =1, a0 =0 ) the frequency offset is calculated automatically and th e center frequency is corrected when the vdi is high. the calculated value is dropped when the vdi goes low. to improve the efficiency of the afc calculation two methods are recommended : a. the transmit package should start with a low effective baud rate p attern (i.e.: 00110011) because it is easier to receive. the circuit automatically measures the frequenc y offset during this initial pattern and changes the receiving frequency accordingly . the further part of the package will be rece ived by the corrected frequency settings. b. the transmitter sends the first part of the packet with a step higher dev iation than required during normal operation to ease the receiving. after the frequency shift was corrected, the deviation can be reduced. in both cases (3a and 3b), when the vdi indicates poor receiving conditions (vdi goes low), the output register is automaticall y cleared. use this ?drop offset? mode when the rece iver communicates with more than one transmitter. 4. ( a1 =1, a0 = 1) it is similar to mode 3, but suggested to use when a re ceiver operates with only one transmitter. after a complete measuring cycle, the measured value is kept independently of the state of the vdi signal. when the receiver is paired with only one transmitter, it is possible to use this ?keep offset? mode. in th is case, the drssi limit should be selected carefully to minim ize the range hysteresis. 11. tx configuration control command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 0 0 1 1 0 0 mp m3 m2 m1 m0 0 p2 p1 p0 9800h bits 8-4 (mp, m3 to m0) : fsk modulation parameters: the resulting output frequency can be calculated as: f out = f 0 + (-1) sign (m + 1) (15 khz) where: f 0 is the channel center frequency (see the frequency setting command ) m is the four bit binary number < m3 : m0> sign = ( mp ) xor fsk note: for the optimal fsk modulation settings at different data rates see t he table on page 37 . bits 2-0 (p2 to p 0) : output power: p2 p1 p0 relative output power [db] 0 0 0 0 0 0 1 -2.5 0 1 0 -5 0 1 1 -7.5 1 0 0 -10 1 0 1 -12.5 1 1 0 -15 1 1 1 -17.5 note: the output power given in the table is relative to the maximum available power, which depends on the actual antenna impedance. (see: antenna application note: ia ism-an1) out f out p 0 f fsk df fsk df mp=0 and fsk=0 mp=1 and fsk=1 mp=1 and fsk=0 mp=0 and fsk=1 or or note: fsk represents the value of the actual data bit .
si4421 12. pll setting command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 1 1 0 0 0 ob1 ob0 1 dly ddit 1 bw0 cc77h bits 6-5 ( ob1-ob0 ): microcontroller output clock buffe r rise and fall time control. the ob1-ob0 bits are changing the output drive current of the clk pin. higher current provides fa ster rise and fall times but can cause interference. ob1 ob0 selected c clk fre q uenc y 1 1 5 or 10 mhz ( recommended ) 1 0 3.3 mhz 0 x 2.5 mhz or less note: needed for optimization of the rf perf orma nce. optimal settings can vary accord ing to the external load capacitance. bit 3 ( dly ): switches on the delay in the phase detector when this bit is set. bit 2 ( ddit ): when set, disables the dithering in the pll loop. bit 0 ( bw0 ): pll bandwidth can be set for optimal tx rf performance. bw0 max bit rate [ kb p s ] phase noise at 1mhz offset [ dbc/hz ] 0 86.2 -107 1 256 -102 note: por default settings of the register were carefully selected to cover almost all typical ap plications. when changing these values, examine thoroughly the output rf spectrum. for more information, contact silicon labs support. 13. transmitter register write command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 0 1 1 1 0 0 0 t7 t6 t5 t4 t3 t2 t1 t0 b8aah with this command, the controller can write 8 bits (t7 to t0) to the transmitter data register. bit 7 (el) must be set in configuration setting command (page 15 ). multiple b yte write with transmit register write command: nsel sck sdi sdo tx byte1 tx byten tx byte2 command t r a n s m i t r e g i s t e r w r i t e (register it in tx mode*) note: *the transceiver is in transmit (tx) mode when bit er is cleared using the power management command note: alternately the transmit register can be directly accessed by nffs (pin6). 24
si4421 14. wake-up timer command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 1 r4 r3 r2 r1 r0 m7 m6 m5 m4 m3 m2 m1 m0 e196h the wake-up time period can be calculated by ( m7 to m0 ) and ( r4 to r0 ): t wake-up = 1.03 m 2 r + 0.5 [ms] note: ? for continual operation, the ew bit should be cleared and se t at the end of every cycle. ? for future compatibility, use r in a range of 0 and 29. 15. low duty-cycle command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 1 0 0 0 d6 d5 d4 d3 d2 d1 d0 en c80eh with this command, autonomous low duty-cycle operation can be se t in order to decrease the average power consumption in receive mode. bits 7-1 ( d6-d0 ): the duty-cycle can be calculated by using ( d6 to d0 ) and m. (m is parameter in a wake-up timer command , see above). the time cycle is determined by the wake-up timer command . duty-cycle= (d 2 +1) / m 100% bit 0 (en) : enables the low duty-cycle mode. wake-up timer interrupt is not generated in this mode. note: in this operation mode, bit er must be cleared and bit ew must be set in the power management command (page 15 ). i n low duty-cycle mode the receiver periodically wakes up for a short period of time and checks if there is a valid fsk transmi ssion in progress. fsk transmission is detected in the frequency range determined by frequency setting command (page 17 ) plus and mi nus the baseband filter bandwidth determined by the receiver control command (page 17 ). this on-time is automatically ex tended while dqd indicates good received signal condition. when calculating the on-time take into account: - the crystal oscillator, the synthesizer and the pll needs time to start, see the ac characteristics (turn-on/turnaround timings) on page 11 - depending on the dqd parameter, the chip needs to receive a few valid data bits before th e dqd signal indicates good signal condition ( data filter command , page 19 ) choosing too short on-time c an prevent the crystal oscillator from starting or the dqd signal will not go high even when the re ceived signal has good quality. there is an application proposal on page 26 . the si4421 is configured to work in fifo mode. the chip periodically wakes up and switches to receiving mode. if valid fsk data received, the chip sends an interrupt to the microcontroller and continues fillin g the rx fifo. after the transmission is over and th e fifo is read out completely and all othe r interrupts are cleared, the chip goes ba ck to low power consumption mode. 25
si4421 application proposal for lpdm (low power duty-cycle mode) receivers: 16. low battery detector and microc ontroller clock divider command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 1 1 0 0 0 0 0 0 d2 d1 d0 0 v3 v2 v1 v0 c000h the 4-bit parameter (v3 to v0) represents the value v, which defines the threshold voltage v lb of the detector: v lb = 2.25 + v 0.1 [v] clock divider configuration: d2 d1 d0 clock output frequency [mhz] 0 0 0 1 0 0 1 1.25 0 1 0 1.66 0 1 1 2 1 0 0 2.5 1 0 1 3.33 1 1 0 5 1 1 1 10 the low battery detector and the clock outp ut can be enabled or disabled by bits eb and dc, respectively, using the power management command (page 15 ). 26
si4421 17. status read command bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 por 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0000h the read command starts with a zero, whereas all other control co mmands start with a one. if a read command is identified, the status bits will be clocked out on the sdo pin as follows: status register read sequence with fifo read example: bit name function rgit tx register is ready to receive the next byte (can be cleared by transmitter register write command , page 24) ffit the number of data bits in the rx fifo has reached the pre-programmed limit (can be cleared by any of the fifo read methods) por power-on reset (cleared after status read command ) rgur tx register under run, register over write (cleared after status read command ) ffov rx fifo overflow (cleared after status read command ) wkup wake-up timer overflow (cleared after status read command ) ext logic level on interrupt pin (pin 16) changed to low (cleared after status read command ) lbd low battery detect, the power supply voltage is below the pre-programmed limit ffem fifo is empty ats antenna tuning circuit detected strong enough rf signal rssi the strength of the incoming signal is above the pre-programmed limit dqd data quality detector output crl clock recovery locked atgl toggling in each afc cycle offs(6) msb of the measured frequency o ffset (sign of the offset value) offs(3) -offs(0) offset value to be added to the value of the frequency control parameter (four lsb bits) note: in order to get accurate values the afc has to be disabled during th e read by clearing the en bit in the afc control command (page 21 ). the afc offset value (offs bits in the status word) is represent ed as a two?s co mplement number. the actual frequency offset can be calculated as the afc offset va lue multiplied by the curren t pll frequency step (see the frequency setting command on page 17 ). 27
si4421 interrupt handling in order to achieve low power consumption th ere is an advanced event handling circui t implemented. the device has a very low power consumption mode, so called sleep mode . in this mode only a few parts of the circuit are working. in case of an event, the device wakes up, switches into active mode and an interrupt signal generated on the nirq pin to indicate the changed state to t he microcontroller. the cause of the interrupt can be dete rmined by reading the status word of the device (see status read command , page 27 ). sev eral interrupt sources are available: ? rgit ? tx register empty interrupt: this interrupt generated when the transmit register is empty. valid only when the el (enable internal data register) bit is set in the configuration setting command (page 15 ), and the transmitter is enabled in the power man agement command. ? ffit ? the number of bits in the rx fifo reached the preprogramme d level: when the number of received data bits in the receiver fifo reaches the threshold set by the f3?f0 bits of the fifo and reset mode command (page 20 ) an interrupt is fired. valid only when the ef (enable fifo mode) bit is set in the configuration setting command and the receiver is enabled in the power management command (page 15 ). ? por ? power on reset interrupt: an interrupt generated when the ch ange on the vdd line triggered the internal reset circuit or a software reset command was issued. for more details, see the reset modes section (page 34 ). ? rgur ? tx register under run: the automatic baud rate generator finished the transmission of the byte in the tx register before the register write occurred. valid only when the el (enable internal data register) bit is set in the configuration setting command and the transmitter is enabled in the power management command. ? ffov ? fifo overflow: there are more bits received than th e capacity of the fifo (16 bits). valid only when the ef (enable fifo mode) bit is set in the configuration setting command and the receiver is enabled in the power management command ? wkup ? wake-up timer interrupt: this interrupt event occurs when the time specified by the wake-up timer command (page 25 ) has elapsed. valid only when the ew b it is set in the power management command . ? ext ? external interrupt: follows the level of the nint pin if it is configured as an external interrupt pin in the receiver control command (page 17 , p16 bi t is cleared). ? lbd ? low battery detector interrupt: occurs when the vdd goes below the programmabl e low battery detector threshold level ( v3?v0 bits in the low battery and microcontroller clock divider command , page 26 ). valid only when the eb (enable low battery detector) bit is set in the power management command . if any of the sources becomes active, the nirq pin will change to logic low level, and the corresponding bit in the status byte will be high. clearing an interrupt actu ally implies two things: ? releasing the nirq pin to return to logic high ? clearing the corresponding bit in the status byte this may be completed with the following interrupt sources: ? rgit : both the nirq pin and status bit remain active until the register is written (if under-run does not occur until the register write), or the transmitter and the tx latch are switched off. ? ffit : both the nirq pin and status bit remain active until the fifo is read (a fifo it threshold number of bits have been read), the receiver is switched off, or the rx fifo is switched off. ? por : both the nirq pin and status bit can be cleared by the read status command ? rgur : this bit is always set together with rgit; both the nirq pin and the status bit remain active until the transmitter and the tx latch is switched off. ? ffov : this bit is always set together with ffit; it can be clea red by the status read command , but the ffit bit and hence the nirq pin will remain active until the fifo is read fully, the receiver is switched off, or the rx fifo is switched off. ? wkup : both the nirq pin and status bit can be cleared by the read status command ? ext : both the nirq pin and status bit follow the level of the nint pin ? lbd : the nirq pin can be released by the reading the status, but the status bit will remain active while the vdd is below the threshold. 28
si4421 the best practice in interrupt handling is to start with a status read when interrupt occurs, and then make a decision based on the status byte. it is very important to mention that any interrupt can ?wake-up? the ezradio chip from sleep mode. this means that the crystal oscillator starts to supply clock si gnal to the microcontroller even if the microcontroller has its own clock source. a lso, the si4421 will not go to low current sleep mode if any inte rrupt remains active regardless to the state of the ex (enable crystal oscillator) bit in the power management command (page 15 ). this way the microcontroller always can have clock signal to process the interrupt. to prevent high current consumption and this way short battery life, it is strongly advised to process and clear every interrupt before going to sleep mode. all u nnecessary functions should be turned off to avoid unwanted interrupts. before freez ing the microcontroller code, a thorough testing must be performed in order to make sure that all interrupt sources are handled bef ore putting the radio device to low power consumption sleep mode. if the dc bit is set in the power management command , then only the ex bit controls the crystal oscillator (supposing that both the er and et bits are cleared), the interrupts have no effect on it. tx register buffered data transmission in this operating mode (enabled by bit el, in the configuration setting command , page 15 ) the tx data is clocked into one of the two 8-bi t data registers. the transmitter starts to send out the data from the first re gister (with the given bit rate) when bit et is set with the power management command (page 15 ). the initial value of the data registers (aah ) can be used to generate preamble. during this mode, the sdo pin can be monitored to check whether the regist er is ready (sdo is high) to receive the next byte from the microcontroller. tx register simplified bloc k diagram (before transmit) tx register simplified block diagram (during transmit) 29
si4421 typical tx register usage et bit (enable transmitter) tx data spi commands (nsel, sck, sdi) enable synthesizer / pa pa synt. nirq sdo** et = 1 power man 0xaa tx latch wr tx byte1 tx byte1 0xaa notes: *t tx_xtal_on is the start-up time of the pll + pa with running crystal oscillator ** sdo is tri-state if nsel is logic high. et = 0 power man conf. set. el = 1 t tx_xtal_on * fraction of the dummy byte tx latch wr dummy tx byte do not switch the et off here, because the tx byte1 is not transmitted out only stored into the internal register! el = 0 conf. set. enabling the transmitter preloads the tx latch with 0xaaaa note: the content of the data registers are init ialized by clearing bit et. a complete transmit sequence should be performed as follows: a. enable the tx register by setting the el bit to 1 ( configuration setting command , page 15 ) b. the tx regis ter automatically filled out with 0x aaaa, which can be used to generate preamble. c. enable the transmitter by setting the et bit ( power management command , page 15 ) d. the synthesiz er and the pll turns on, calibrates itself then the power amplifier automatically enabled e. the tx data transmission starts f. when the transmission of the byte completed, the nirq pin goes high, the sdo pin goes low at the same time. the nirq pulse shows that the first 8 bits (the first byte, by default 0xaa) has transmitted. there are still 8 bits in the transmit register. g. the microcontroller recognizes the interrupt an d writes a data byte to the tx register h. repeat f. - g. until the last data byte reached i. using the same method, transmit a dummy byte. th e value of this dummy byte can be anything. j. the next high to low transition on the nirq line (or low to high on the sdo pin) shows that the transmission of the data bytes ended. the dummy byte is still in the tx latch. k. turn off the transmitter by setting the et bit to 0. this event will probably happen while the dummy byte is being transmitted. since the dummy byte contains no useful information, this corruption will cause no problems. l. clearing the el bit clears the register underrun interrup t; the nirq pin goes high, the sdo low. it is possible to perform this sequence without sending a dummy byte (step i.) but after loading the last data byte to the tran smit register the pa turn off should be delayed for at least 16 bits time. the clock source of the microcontroller (if the clock is not supplied by the si4421) should be stable enough over temperature an d voltage to ensure this minimum delay under all operating circumstances. when the dummy byte is used, the whole proce ss is driven by interrupts. changing the tx data rate has no effect on the algorith m and no accurate delay measurement is needed. 30
si4421 rx fifo buffered data read in this operating mode, incoming data are clocked into a 16-bit fi fo buffer. the receiver starts to fill up the fifo when the v alid data indicator (vdi) bit and the synchron patter n recognition circuit indicates potentially real incoming data. this prevents the fi fo from being filled with noise and overload ing the external microcontroller. interrupt controlled mode: the user can define the fifo it level (the number of received bits) which will genera te the nffit when exceeded. the status bit s report the changed fifo status in this case. polling mode: when nffs signal is low the fifo output is connected directly to the sdo pin and its content can be clocked out by the sck. set the fifo it level to 1. in this case, as long as ffit indicates received bits in the fifo, the controller may continue to take the bits away. when ffit goes low, no more bits need to be taken. an spi read command is also available to read out the content of the fifo ( receiver fifo read command , page 21 ). fifo read example wit h ffit polling nsel sck nffs sdo 0 1234 fo+1 fo+2 fifo out fo+4 fo+3 fifo read out ffit note: during fifo access f sck cannot be higher than f ref /4, where f ref is the crystal oscillator frequency. when the duty-cycle of the clock signal is not 50% the shorter period of the clock pulse should be at least 2/f ref . recommended packet structures preamble synchron word (can be network id) payload crc minimum length 4 - 8 bits (1010b or 0101b) d4h (programmable) ? 4 bit - 1 byte recommended length 8 -12 bits (e.g. aah or 55h) 2dd4h (d4 is programmable) ? 2 byte 31
si4421 crystal selection guidelines the crystal oscillator of the si4421 requires a 10 mhz parallel mode crystal. th e circuit contains an integrated load capacitor in order to minimize the external component count. the internal load capacitance value is programmable from 8.5 pf to 16 pf in 0.5 pf steps. with appropriate pcb layout, the total load capacitance value can be 10 pf to 20 pf so a variety of crystal types can be used. when the total load capacitance is not more than 20 pf and a worst case 7 pf shunt capacitance (c 0 ) value is expected for the crystal, the oscillator is able to start up with any crystal having less than 100 oh ms esr (equivalent series loss resistance). however, lower c 0 and esr values guarantee faster oscillator startup. the crystal frequency is used as the reference of the pll, which generates the local oscillator frequency (f lo ). therefore, f lo is directly proportional to the crystal freque ncy. the accuracy requirements for producti on tolerance, temperature drift and aging can thus be determined from the maximum allo wable local oscillator frequency error. whenever a low frequency error is essential for the application, it is possible to ?pull? the crystal to the accurate frequency by changing the load capacitor value. the wide st pulling range can be achieved if the no minal required load capacitance of the cry stal is in the ?midrange?, for example 16 pf. the ?pull-ability? of the crystal is defined by its motional capacitance and c 0 . maximum xtal tolerances including temperature and aging [ppm] bit rate: 2.4 kbps deviation [ khz] 30 45 60 75 90 105 120 433 mhz 20 30 50 70 90 100 100 868 mhz 10 20 25 30 40 50 60 915 mhz 10 15 25 30 40 50 50 bit rate: 9.6 kbps deviation [ khz] 30 45 60 75 90 105 120 433 mhz 15 30 50 70 80 100 100 868 mhz 8 15 25 30 40 50 60 915 mhz 8 15 25 30 40 50 50 bit rate: 38.4 kbps deviation [ khz] 30 45 60 75 90 105 120 433 mhz don't use 5 20 30 50 75 75 868 mhz don't use 3 10 20 25 30 40 915 mhz don't use 3 10 15 25 30 40 bit rate: 115.2 kbps deviation [ khz] 105 120 135 150 165 180 195 433 mhz don't use 3 20 30 50 70 80 868 mhz don't use don't use 10 20 25 35 45 915 mhz don't use don't use 10 15 25 30 40 32
si4421 rx-tx alignment procedures rx-tx frequency offset can be caused only by the differences in the actual reference frequency. to minimize these errors it is suggested to use the same crystal type and the same pcb layout for the crystal placement on the rx and tx pcbs. to verify the possible rx-tx offset it is suggested to measure the clk output of both chips with a high level of accuracy. do n ot measure the output at the xtl pin since the measurement process itself will change the reference frequency. since the carrier frequencies are derived from the reference frequency, having identical reference frequencies and nominal frequency settings at the tx and rx side there should be no offset if the clk signals have identical frequencies. it is possible to monitor the actual rx-tx offset using the afc st atus report included in the status byte of the receiver. by r eading out the status byte from the receiver, the actual measured offset fr equency will be reported. in order to get accurate values the a fc has to be disabled during the read by clearing the en bit in the afc control command (page 21 ). 33
si4421 reset modes the chip will enter into reset mode if an y of the following conditions are met: ? power-on reset: during a power up sequence until the v dd has reached the correct level and stabilized ? power glitch reset: transients present on the v dd line ? software reset: special control command received by the chip power-on reset after power up the supply voltage starts to rise from 0v. the re set block has an internal ramping voltage reference (reset-ramp signal), which is rising at 100mv/ms (typical) rate. the chip remains in reset stat e while the voltage difference between the a ctual v dd and the internal reset-ramp si gnal is higher than the reset threshold voltage, which is 600 mv (typical). as long as the v dd voltage is less than 1.6v (typical) the chip stays in rese t mode regardless the voltage difference between the v dd and the internal ramp signal. the reset event can last up to 100ms supposing that the v dd reaches 90% its final value within 1ms. during this period, the chip does not accept control commands vi a the serial control interface. power-on reset example: power glitch reset the internal reset block has two basic mode of operation: normal and sensitive reset. the default mode is sensitive, which can be changed by the appropriate control command (see related control commands at the end of this section). in normal mode the power glitch detection circuit is disabled. there can be spikes or glitches on the v dd line if the supply filtering is not satisfactory or the internal resistance of the power supply is too high. in such cases if the sensitive reset is enabled an (unwanted) reset will be generated if the positive going edge o f the v dd has a rising rate greater than 100mv/ms and the voltage difference between the internal ramp signal and the v dd reaches the reset threshold voltage (600 mv). typical case when the battery is weak and due to its incr eased internal resistance a sudden decreas e of the current consumption (for example turning off the power amplifier) might lead to an increase in supply voltage. if for some reason the sensitive reset cannot be disabled step-by-step decrease of the current consumption (by turning off the different stages on e by one) can help to avoid this problem. any negative change in the supply voltage will not cause reset event unless the v dd level reaches the reset threshold voltage (250mv in normal mode, 1.6v in sensitive reset mode). if the sensitive mode is disabled and the power supply turned off the v dd must drop below 250mv in order to trigger a power-on reset event when the supply voltage is turned back on. if the decoupling capacitors keep their charges for a long time it could happe n that no reset will be generated upon power-up because the power glitch detector circuit is disabled. note that the reset event reinitializes the internal re gisters, so the sensitive mode will be enabled again. 34
si4421 sensitive reset enabled, ripple on v dd : time v dd reset threshold voltage (600mv) nres output h l 1.6v reset ramp line (100mv/ms) sensitive reset disabled: time v dd reset threshold voltage (600mv) nres output h l 250mv reset ramp line (100mv/ms) software reset software reset can be issued by sending the appropriate control command (described at the end of the section) to the chip. the result of the command is the same as if power-on reset was occurred but the length of the reset event is much less, 0.25ms typi cal. the software reset works only when th e sensitive reset mode is selected. v dd line filtering during the reset event (caused by power-on, fast positive spike on the supply line or software reset command), it is very impor tant to keep the v dd line as smooth as possible. noise or periodic disturbing signal superimposed the supply voltage may prevent the part getting out from reset state. to avoid this phenomenon use adequa te filtering on the power supply line to keep the level of the disturbing signal below 100mv p-p in the dc ? 50khz range for 200ms from v dd ramp start.. typical ex ample when a switch-mode regulator is used to supply the radio, switching noise may be present on the v dd line. follow the manufacturer?s recommendations how to decrease the ripple of the regulator ic and/or how to shift the switching frequency. related control commands fifo and reset mode command (page 20 ) setting bit<0> t o high will change the reset mode to normal from the default sensitive. sw reset command issuing fe00h command will trigger software reset (s ensitive reset mode must be enabled). see the wake-up timer command (page 25 ). 35
si4421 typical performance characteristics channel selectivity and blocking: 0 10 20 30 40 50 60 70 80 90 0123456789101112 cw interferer offset from carrier [mhz] 434 mhz 868 mhz etsi note: ? lna gain maximum, filter bandwidth 67 khz, data rate 9.6 kbps, afc switched off, fsk deviation 45 khz, v dd = 2.7 v ? measured according to the descriptions in the etsi stan dard en 300 220-1 v2.1.1 (2006-01 final draft), section 9 ? the etsi limit given in the figure is drawn by taking -106dbm at 9.6kbps typical sens itivity into account, and corresponds to receiver class 2 requirements (section 4.1.1) phase noise performance in the 433, 868 and 915 mhz bands: 433 mhz 868 mhz 915 mhz (measured under typical conditions: t op = 27 o c; v dd = v oc = 2.7 v) 36
si4421 ber curves in 433 mhz band: 10 -6 10 -5 10 -4 10 -3 10 -2 10 -1 1 1.2k 2.4k 4.8k 9.6k 19.2k 38.4k 57.6k 115.2k -120 -115 -110 -105 -100 -95 -90 ber curves in 868 mhz band: 10 -6 10 -5 10 -4 10 -3 10 -2 10 -1 1 1.2k 2.4k 4.8k 9.6k 19.2k 38.4k 57.6k 115.2k -115 -110 -105 -100 -95 -90 -85 the table below shows the optimal receiver baseband bandwidth (bw) and transmitter deviation frequency ( f fsk ) settings for different data-rates supposing no transmit receive offset frequency. if tx/rx offset (for example due to crystal tolerances) ha ve to be taken into account, increa se the bw accordingly. 1.2 kbps 2.4 kbps 4.8 kbps 9.6 kbps 19.2 kbps 38.4 kbps 57.6 kbps 115.2 kbps bw=67 khz g f fsk =45 khz bw=67 khz g f fsk =45 khz bw=67 khz g f fsk =45khz bw=67 khz g f fsk =45 khz bw=67 khz g f fsk =45 khz bw=134 khz g f fsk =90 khz bw=134 khz g f fsk =90 khz bw=200 khz g f fsk =120 khz 37
si4421 receiver sensitivity over ambient temperature (433 mhz, 2.4 kbps, ? f fsk : 45 khz, bw: 67 khz): 434 mhz -115 -112 -109 -106 -103 -100 -50-25 0 255075100 celsius dbm 2.2v 2.7v 3.3v 3.8v receiver sensitivity over ambient temperature (868 mhz, 2.4 kbps, ? f fsk : 45 khz, bw: 67 khz): 868 mhz -115 -112 -109 -106 -103 -100 -50 -25 0 25 50 75 100 celsius dbm 2.2v 2.7v 3.3v 3.8v 38
si4421 reference designs evaluation board with 50 ohm matching network schematics clk_out arssi c8 c10 c9 c11 l1 l4 l2 l3 an t ** * * * * * * * see values in the table * optional c3 c2 c4 c1 sdi 1 sck 2 nsel 3 sdo 4 nirq 5 fsk/data/nffs 6 dclk/cfil/ffit 7 nint/vdi 16 xtl/ref 9 clk 8 vss 11 rf2 12 rf1 13 vdd 14 arssi 15 nres 10 ic1 tp61 cn62 1 2 3 4 5 6 7 8 9 10 11 12 13 14 cn61 tp62 q61 matching_network vdd gnd gnd arssi arssi reset reset sdi sdi sck sck sel sel sdo sdo irq irq data data dclk dclk vdi vdi 10nf gnd gnd gnd vdd vdd 4.7nf gnd 2.2uf gnd ia4421 vdd gnd gnd vdd 10mhz gnd frequency dependent component values f [mhz] l1 [nh] l2 [nh] l3 [nh] l4 [nh] c8 [pf] c9 [pf] c10 [pf] c11 [pf] c3 [pf] 434 18 47 390 18 5 2.7 2.7 220 220 868 3.9 18 100 3.9 2.7 1.2 1.8 47 47 915 3.6 16 100 3.6 2.7 1.2 1.8 33 33 recommended component types part number component manufacturer 434mhz 868 mhz 915mhz note l1 coilcraft 0603cs-18nx 0603cs-3n9x 0603cs-3n9x 1 l4 coilcraft 0603cs-18nx 0603cs-3n9x 0603cs-3n9x 1 l2 coilcraft 0603cs-47nx 0603cs-18nx 0603cs-16nx 1 l3 coilcraft 0603cs-r39x 0603cs-r10x 0603cs-r10x 2 c9 murata grm1885c1h2r7cz01b grm1885c1h1r2cz01b grm1885c1h1r2cz01b 3 c8 murata grm1885c1h5r0cz01b grm1885c1h2r7cz01b grm1885c1h2r7cz01b 3 c10 murata grm1885c1h2r7cz01b grm1885c1h1r8cz01b grm1885c1h1r8cz01b 3, 4 c11 murata grm1885c1h221ja01b grm1885c1h470jz01b grm1885c1h330jz01b 3 c3 murata grm1885c1h221ja01b grm1885c1h470jz01b grm1885c1h330jz01b 3 for component selection guidelines, see the notes on the next page. 39
si4421 notes: 1. srf, dcr and q should be similar if co mponents from other manufacturer used 2. the srf should be twice as much as the operation frequency 3. the dielectric type should be c0g and the resonant frequency should be similar if components from alternative vendor used. 4. the values are valid for 1.5mm thick fr4 pcb. if thinner board us ed the capacitor value should be increased (and vice versa) to minimize the level of the second harmonic components. pcb layout top view bottom view 40
si4421 evaluation board with resonant pcb antenna (bifa) schematics * * * see values in the table l1 12 34 56 78 910 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 cs1 c6 c3 c2 q1 arssi c4 tp1 c1 ffs/data sel sck sdi sdo irq ffe vdi 1 2 3 jp1 tp3 sdi 1 sck 2 nsel 3 sdo 4 nirq 5 fsk/data/nffs 6 dclk/cfil 7 nint/vdi 16 xtl/ref 9 clk 8 vss 11 rf2 12 rf1 13 vdd 14 arssi 15 nres 10 ic1 clk_out r6 r7 r5 r8 arssi reset reset sdi sdi sck sck sel sel sdo sdo irq irq data data data data dclk dclk dclk dto dto clkin clkin vdi vdi vdi con40-0 100pf 10nf gnd gnd gnd gnd 10mhz vdd vdd 10nf gnd 2.2uf gnd ia4421 10k 100k 10k 10k note: components r5 to r8 and c6 are needed for connection to th e ism chipset development kit load board (ia ism-dk3) and are not necessary in an application. frequency dependent component values band c3 [pf] l1 [nh] 868 mhz 47 22 dual (868/915 mhz) 47/33 18 915 mhz 33 15 41
si4421 pcb layout (antenna designed for 868/915 mhz band) top view bottom view 42
si4421 43 package information 16-pin tssop detail ?a? ? gauge plane 0. 2 5 section b-b see detail ?a? min. nom. max. min. nom. max. 740,0 02,1 a 600,0 200,0 51,0 50,0 1a a2 0,80 0,90 1,05 0,031 0,035 0,041 210,0 700,0 03,0 91,0 b b1 0,19 0,22 0,25 0,007 0,009 0,010 800,0 400,0 02,0 90,0 c 600,0 400,0 61,0 90,0 1c d 4,90 5,00 5,10 0,193 0,197 0,201 e e e1 4,30 4,40 4,50 0,169 0,173 0,177 l 0,50 0,60 0,75 0,020 0,024 0,030 l1 400, 0 90,0 r 400,0 90,0 1r 8 0 8 0 1 2 3 symbol dimensions in mm dimensions in inches .csb620.0 .csb56.0 6.40 bsc. 12 ref. 12 ref. 12 ref. 12 ref. 1.00 ref. 0.252 bsc. 0.39 ref.
si4421 related products and documents si4421 universal ism band fsk transceiver description ordering number si4421 16-pin tssop si4421-ic cc16 revision # a1 demo boards and development kits description ordering number development kit ia ism ? dk ism repeater demo ia ism ? darp related resources description ordering number antenna selection guide ia ism ? an1 antenna development guide ia ism ? an2 si4221 universal ism band fsk transmitter see www.silabs.com for details si4320 universal ism band fsk receiver see www.silabs.com for details note: volume orders must include chip revision to be accepted. iai provides technical support only through its on-line support system: http://www.silabs.com/integration/d_technical.ph p . please con tact our support team by filling out the online query submission, a representative will reply within 2-3 working days. silicon labs, inc. 400 west cesar chavez austin, texas 78701 tel: 512.416.8500 fax: 512.416.9669 toll free: 877.444.3032 www.silabs.com wireless@silabs.com the specifications and descriptions in this document are based on information available at the time of publication and are subject to change without notice. silicon laboratories assumes no responsibility for errors or omissions, and disclaims responsibility for any consequences resulting from the use of information included herei n. additionally, silicon laboratories assumes no responsibility for the func tioning of undescribed features or parameters. silicon laboratories reserves the right to make changes to the product and its documentation at any time. silicon laboratories makes no representations, warranties, or guarantees regarding the suitability of its products for any particular purpose and does not assume any liability arising out of the application or use of an y product or circuit, and specifically disclaims any and all liability for c onsequential or incidental damages arising out of use or failure of the product. nothing in this document shall operate as an express or implied license or i ndemnity under the intellectual property rights of silicon laboratories or third parties. the products described in this document are not intended for use in impl antation or other direct life support applications where malfunction may result in the direct physical harm or injury to persons. no warranties of any kind, including but not limited to, the implied warranties of merchantability or fitness for a particular purpose, are offered in this document . ?2008 silicon laboratories, inc. all rights reserved. silicon laboratories is a trademark of silicon laboratories, inc. all other trademarks belong to their respective owners. 44
si4421 45


▲Up To Search▲   

 
Price & Availability of SI4421-A0-FT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X